-- $Id: cdc_vector_s0.vhd 1101 2019-01-02 21:22:37Z mueller $ -- -- Copyright 2016-2019 by Walter F.J. Mueller -- -- This program is free software; you may redistribute and/or modify it under -- the terms of the GNU General Public License as published by the Free -- Software Foundation, either version 3, or (at your option) any later version. -- -- This program is distributed in the hope that it will be useful, but -- WITHOUT ANY WARRANTY, without even the implied warranty of MERCHANTABILITY -- or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License -- for complete details. -- ------------------------------------------------------------------------------ -- Module Name: cdc_vector_s0 - syn -- Description: clock domain crossing for a vector, 1 stage -- -- Dependencies: - -- Test bench: - -- Target Devices: generic -- Tool versions: viv 2015.4-2017.2; ghdl 0.33-0.34 -- Revision History: -- Date Rev Version Comment -- 2019-01-02 1101 1.1 add ENA port -- 2016-04-08 459 1.0 Initial version -- ------------------------------------------------------------------------------ library ieee; use ieee.std_logic_1164.all; use work.slvtypes.all; entity cdc_vector_s0 is -- cdc for vector (1 stage) generic ( DWIDTH : positive := 16); -- data port width port ( CLKO : in slbit; -- O|output clock ENA : in slbit := '1'; -- O|capture enable DI : in slv(DWIDTH-1 downto 0); -- I|input data DO : out slv(DWIDTH-1 downto 0) -- O|output data ); end entity cdc_vector_s0; architecture syn of cdc_vector_s0 is subtype d_range is integer range DWIDTH-1 downto 0; signal R_DO_S0 : slv(d_range) := (others=>'0'); attribute ASYNC_REG: string; attribute ASYNC_REG of R_DO_S0 : signal is "true"; begin proc_regs: process (CLKO) begin if rising_edge(CLKO) then if ENA = '1' then R_DO_S0 <= DI; -- synch 0: CLKI->CLKO end if; end if; end process proc_regs; DO <= R_DO_S0; end syn;