1
0
mirror of https://github.com/livingcomputermuseum/UniBone.git synced 2026-01-28 04:47:46 +00:00
Files
livingcomputermuseum.UniBone/10.02_devices/2_src
Josh Dersch 6f1b476716 Cleaned up signaling of DMA/INTR completion (using pthread_cond_wait).
Tweaked MSYN timeout value from 350ns to 400ns to compensate for timing changes
with latest PRU code -- MSCP works reliably on PDP-11/84 again.
2019-08-16 02:23:32 +02:00
..
2019-04-05 11:30:26 +02:00
2019-04-05 11:30:26 +02:00
2019-04-05 11:30:26 +02:00
2019-04-05 11:30:26 +02:00
2019-08-02 16:45:54 +02:00
2019-08-02 16:45:54 +02:00
2019-08-02 16:45:54 +02:00
2019-08-10 12:10:44 +02:00
2019-08-02 16:45:54 +02:00
2019-08-02 16:45:54 +02:00
2019-08-02 16:45:54 +02:00
2019-08-02 16:45:54 +02:00
2019-08-02 16:45:54 +02:00
2019-06-24 17:25:20 +02:00
2019-08-10 12:10:44 +02:00
2019-08-10 12:10:44 +02:00
2019-08-02 16:45:54 +02:00
2019-08-02 16:45:54 +02:00