mirror of
https://github.com/simh/simh.git
synced 2026-01-11 23:52:58 +00:00
I650: Fix Coverity Warning
This commit is contained in:
parent
cc0e993978
commit
7a8d61746d
@ -924,7 +924,7 @@ sim_instr(void)
|
||||
break;
|
||||
}
|
||||
// should wait for drum to fetch inst?
|
||||
if (AR < (int)MEMSIZE) {
|
||||
if (AR < MEMSIZE) {
|
||||
if ((AR % 50) != DrumAddr) continue; // yes
|
||||
}
|
||||
CpuStepsUsed = 0; // init inst execution
|
||||
@ -938,7 +938,7 @@ sim_instr(void)
|
||||
WaitForInterlock = 0;
|
||||
}
|
||||
// should wait for drum to fetch data?
|
||||
if ((bReadData) && (AR >= 0) && (AR < (int)MEMSIZE)) {
|
||||
if ((bReadData) && (AR < MEMSIZE)) {
|
||||
if ((AR % 50) != DrumAddr) continue; // yes
|
||||
}
|
||||
MachineCycle = 3; // exec instr
|
||||
@ -946,7 +946,7 @@ sim_instr(void)
|
||||
// should wait for cpu to exec the inst?
|
||||
if (CpuStepsUsed > 0) {CpuStepsUsed--; continue;} // yes
|
||||
// should wait for drum to store data?
|
||||
if ((bWriteDrum) && (AR >= 0) && (AR < (int)MEMSIZE)) {
|
||||
if ((bWriteDrum) && (AR < MEMSIZE)) {
|
||||
if ((AR % 50) != DrumAddr) continue; // yes
|
||||
}
|
||||
MachineCycle = 5; // terminate the instr execution
|
||||
|
||||
Loading…
x
Reference in New Issue
Block a user