1
0
mirror of https://github.com/antonblanchard/microwatt.git synced 2026-01-13 23:26:59 +00:00
Benjamin Herrenschmidt b513f0fb48 dcache: Add a dcache
This replaces loadstore2 with a dcache

The dcache unit is losely based on the icache one (same basic cache
layout), but has some significant logic additions to deal with stores,
loads with update, non-cachable accesses and other differences due to
operating in the execution part of the pipeline rather than the fetch
part.

The cache is store-through, though a hit with an existing line will
update the line rather than invalidate it.

Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
2019-10-23 12:30:49 +11:00
2019-10-13 14:41:53 +11:00
2019-10-08 21:02:46 -07:00
2019-08-22 16:46:13 +10:00
2019-09-11 10:41:58 +10:00
2019-10-23 12:30:49 +11:00
2019-10-23 12:30:49 +11:00
2019-10-15 12:05:30 +11:00
2019-09-20 16:45:50 +10:00
2019-10-23 12:30:49 +11:00
2019-10-14 08:43:38 +11:00
2019-09-19 20:22:36 +10:00
2019-10-15 12:05:30 +11:00
2019-10-23 12:30:49 +11:00
2019-09-20 15:07:49 +10:00
2019-10-08 14:46:38 +11:00
2019-10-08 14:46:38 +11:00
2019-09-19 20:33:58 +10:00
2019-10-15 09:03:57 +11:00
2019-09-19 21:53:09 +10:00
2019-10-23 12:30:49 +11:00
2019-10-01 15:22:22 +10:00
2019-08-22 16:46:13 +10:00
2019-10-23 12:30:49 +11:00
2019-10-08 19:18:42 +11:00
2019-10-23 12:30:49 +11:00
2019-10-23 12:30:49 +11:00
2019-10-08 14:46:46 +11:00
2019-10-23 12:30:49 +11:00
2019-10-01 15:22:22 +10:00
2019-10-21 17:56:53 +11:00
2019-09-09 22:18:51 +10:00
2019-09-19 20:28:37 +10:00
2019-10-08 16:27:43 +11:00
2019-10-23 12:30:49 +11:00
2019-10-23 12:30:49 +11:00

Microwatt

Microwatt

A tiny Open POWER ISA softcore written in VHDL 2008. It aims to be simple and easy to understand.

Simulation using ghdl

MicroPython running on Microwatt

You can try out Microwatt/Micropython without hardware by using the ghdl simulator. If you want to build directly for a hardware target board, see below.

  • Build micropython. If you aren't building on a ppc64le box you will need a cross compiler. If it isn't available on your distro grab the powerpc64le-power8 toolchain from https://toolchains.bootlin.com
git clone https://github.com/mikey/micropython
cd micropython
git checkout powerpc
cd ports/powerpc
make -j$(nproc)
cd ../../../
  • Microwatt uses ghdl for simulation. Either install this from your distro or build it. Next build microwatt:
git clone https://github.com/antonblanchard/microwatt
cd microwatt
make
  • Link in the micropython image:
ln -s ../micropython/ports/powerpc/build/firmware.bin simple_ram_behavioural.bin
  • Now run microwatt, sending debug output to /dev/null:
./core_tb > /dev/null

Synthesis on Xilinx FPGAs using Vivado

  • Install Vivado (I'm using the free 2019.1 webpack edition).

  • Setup Vivado paths:

source /opt/Xilinx/Vivado/2019.1/settings64.sh
  • Install FuseSoC:
pip3 install --user -U fusesoc
  • Create a working directory and point FuseSoC at microwatt:
mkdir microwatt-fusesoc
cd microwatt-fusesoc
fusesoc library add microwatt /path/to/microwatt/
  • Build using FuseSoC. For hello world (Replace nexys_video with your FPGA board such as --target=arty_a7-100):
fusesoc run --target=nexys_video microwatt --memory_size=8192 --ram_init_file=/path/to/microwatt/fpga/hello_world.hex

You should then be able to see output via the serial port of the board (/dev/ttyUSB1, 115200 for example assuming standard clock speeds). There is a know bug where initial output may not be sent - try the reset (not programming button on your board if you don't see anything.

  • To build micropython (currently requires 1MB of BRAM eg an Artix-7 A200):
fusesoc run --target=nexys_video microwatt

Testing

  • A simple test suite containing random execution test cases and a couple of micropython test cases can be run with:
make -j$(nproc) check

Issues

This is functional, but very simple. We still have quite a lot to do:

  • There are a few instructions still to be implemented
  • Need to add caches and bypassing (in progress)
  • Need to add supervisor state (in progress)
Description
A tiny Open POWER ISA softcore written in VHDL 2008
Readme 75 MiB
Languages
Verilog 79.8%
VHDL 14.8%
C 3.2%
Tcl 1.1%
Assembly 0.6%
Other 0.4%